# F1975 Datasheet # 6-Bit, 75 $\Omega$ , Digital Step Attenuator 5 to 3000 MHz General Description This document describes the specification for the IDT F1975 Digital Step Attenuator. The F1975 is part of a family of *Glitch-Free*<sup>TM</sup> DSAs optimized for the demanding requirements of CATV and Satellite systems. This device is offered in a compact 4 mm x 4 mm 20 pin Thin QFN package with 75 $\Omega$ impedance for ease of integration. #### **COMPETITIVE ADVANTAGE** Digital step attenuators are used in Receivers and Transmitters to provide gain control. The F1975 is a 6-bit step attenuator optimized for these demanding applications. The silicon design has very low insertion loss and low distortion (+64 dBm IIP3). The device has pinpoint attenuation accuracy. Most importantly, the F1975 includes IDT's *Glitch-Free*<sup>TM</sup> technology which results in low overshoot & ringing during MSB transitions. - ✓ *Glitch-Free*<sup>TM</sup> Technology protects PA or ADC from damage during transitions between attenuation states. - ✓ Extremely accurate attenuation levels - ✓ Ultra low distortion - ✓ Lowest insertion loss for best SNR #### **APPLICATIONS** - CATV Infrastructure - CATV Set-Top Boxes - CATV Satellite Modems - Data Network Equipment - Fiber Networks #### **ORDERING INFORMATION** #### **FEATURES** - Serial & 6-Bit Parallel Interface - 31.5 dB Control Range - 0.5 dB step - Glitch-Free<sup>™</sup>, low transient overshoot - 3.0 V to 5.25 V supply - 1.8 V or 3.3 V control logic - Attenuator Step Error: 0.1 dB @ 1 GHz - Low Insertion Loss: 1.2 dB @ 1 GHz - Ultra linear IIP3: +64 dBm - IIP2: +125 dBm typical - Stable Integral Non-Linearity over temperature - Low Current Consumption: 550 μA typical - Bi-Directional - -40 °C to +105 °C Operating Temperature - 4 mm x 4 mm Thin QFN 20 pin package #### **FUNCTIONAL BLOCK DIAGRAM** #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Min | Max | Units | |-----------------------------------------------------------|---------------------|------|---------------------------------|-------| | V <sub>DD</sub> to GND | $V_{DD}$ | -0.3 | +5.5 | V | | DATA, LE, CLK, D[5:0] | $V_{Logic}$ | -0.3 | Min (V <sub>DD</sub> +0.3, 3.6) | V | | RF1, RF2 | $V_{RF}$ | -0.3 | +0.3 | V | | Maximum Input Power applied to RF1 or RF2 (>100 MHz) | P <sub>RF</sub> | | +34 | dBm | | Maximum Junction Temperature | $T_{Jmax}$ | | +140 | °C | | Storage Temperature Range | $T_{st}$ | -65 | 150 | °C | | Lead Temperature (soldering, 10 s) | | | 260 | °C | | Electrostatic Discharge – HBM<br>(JEDEC/ESDA JS-001-2012) | V <sub>ESDHBM</sub> | | 2000<br>(Class 2) | Volts | | ESD Voltage – CDM<br>(Per JESD22-C101F) | V <sub>ESDCDM</sub> | | 250<br>(Class C1) | Volts | Stresses above those listed above may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ESD CAUTION** This product features proprietary protection circuitry. However, it may be damaged if subjected to high energy ESD. Please use proper ESD precautions when handling to avoid damage or loss of performance. ### **PACKAGE THERMAL AND MOISTURE CHARACTERISTICS** | $\theta_{JA}$ (Junction – Ambient) | 50 °C/W | |------------------------------------------------------------------------------------|---------| | $\theta_{\text{JC}}$ (Junction – Case) [The Case is defined as the exposed paddle] | 3 °C/W | | Moisture Sensitivity Rating (Per J-STD-020) | MSL1 | # F1975 RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-----------------------------|-------------------|----------------|------|-----|-----------------|-------| | Supply Voltage(s) | $V_{DD}$ | | 3.00 | | 5.25 | V | | Frequency Range | F <sub>RF</sub> | | 5 | | 3000 | MHz | | Operating Temperature Range | T <sub>CASE</sub> | Exposed Paddle | -40 | | 105 | °C | | RF CW Input Power | PCW | RF1 or RF2 | | | See<br>Figure 1 | dBm | | RF1 Impedance | Z <sub>RF1</sub> | Single Ended | | 75 | | Ω | | RF2 Impedance | $Z_{RF2}$ | Single Ended | | 75 | | Ω | Figure 1 Maximum Continuous Operating RF input power versus Input Frequency # F1975 SPECIFICATION Specifications apply at $V_{DD}=+3.3$ V, $T_{CASE}=+25$ °C, $F_{RF}=1000$ MHz, $P_{in}=0$ dBm, Serial Mode, $Z_{RF1}=Z_{RF2}=75$ $\Omega$ , unless otherwise noted. EvKit losses are de-embedded. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | |-----------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------|------|------------------|---------|--| | | | All Control Pins | | | | | | | Logic Input High | $V_{\mathrm{IH}}$ | $V_{DD} > 3.6 \text{ V}$ | 1.17 | | 3.6 | V | | | | | $3.0 \le V_{DD} \le 3.6 \text{ V}$ | 1.17 | | $V_{DD}$ | V | | | Logic Input Low | $V_{\mathrm{IL}}$ | All Control Pins | | | 0.63 | V | | | Logic Current | ${ m I}_{ m IH}, { m I}_{ m IL}$ | All Control Pins | -35 | | +35 | μΑ | | | Cumply Current | т | $V_{DD} = 3.3 \text{ V}$ | | 550 | 830 <sup>1</sup> | | | | Supply Current | $I_{DD}$ | $V_{DD} = 5.0 \text{ V}$ | | 620 | 900 | μA | | | RF1 Return Loss | S <sub>11</sub> | | | 18 | | dB | | | RF2 Return Loss | S <sub>22</sub> | | | 18 | | dB | | | Attenuation Step | LSB | Least Significant Bit | | 0.5 | | dB | | | Insertion Loss<br>(Minimum Attenuation) | A <sub>MIN</sub> | D[5:0]=[000000] (IL State) | | 1.2 | 2.0 | dB | | | Attenuation Range | A <sub>RANGE</sub> | D[5:0]=[111111]=31.5 dB | 30.5 <sup>2</sup> | 31.1 | 31.7 | dB | | | Step Error | DNL | | | 0.1 | | dB | | | Absolute Error | INL | D[5:0]=[100111]= 19.5 dB | -0.7 | | +0.5 | dB | | | Insertion Phase Delta | • | At 0.5 GHz (A <sub>MAX</sub> to A <sub>MIN</sub> ) | | 10 | | degrees | | | Insertion Phase Delta | $\Phi_{\Delta}$ | At 1.0 GHz (A <sub>MAX</sub> to A <sub>MIN</sub> ) | | 20 | | degrees | | | | ***** | P <sub>IN</sub> = +10 dBm/tone,<br>F1 = 900 MHz, F2 = 950 MHz | | | | | | | Input IP3 | IIP3 | Attn = $0.0 \text{ dB}$ , $RF_{IN} = RF1$ | 60 | 64 | | dBm | | | | | Attn =15.5 dB, $RF_{IN} = RF1$ | 59 | 62 | | | | | Input IP2 | IIP2 | $P_{IN} = +12 \text{ dBm/tone,}$<br>F1 = 945 MHz, F2 = 949 MHz<br>F1 + F2 = 1894 MHz<br>$RF_{IN} = RF1$ | | 125 | | dBm | | | Second Harmonic | H2 | $P_{IN}$ = +15 dBm,<br>$RF_{IN}$ = 945 MHz<br>$RF_{OUT}$ = 1890 MHz<br>$RF_{IN}$ Port = RF1 | | 108 | | dBc | | | 0.1dB Compression <sup>3</sup> | P <sub>0.1</sub> | $D[5:0] = [000000] = A_{MIN},$<br>$RF_{IN} = RF1$ | | 30.5 | | dBm | | Note 1: Items in min/max columns in *bold italics* are Guaranteed by Test. Note 2: Items in min/max columns that are not bold/italics are Guaranteed by Design Characterization. Note 3: The input 0.1dB compression point is a linearity figure of merit. Refer to Absolute Maximum Ratings section for the maximum RF input power. Measured in a 50 ohm system. Note 4: Spurious due to on-chip negative voltage generator. Typical generator fundamental frequency is 2.2 MHz. Note 5: Speeds are measured after SPI programming is completed (data latched with LE = HIGH). # F1975 SPECIFICATION (CONTINUED) Specifications apply at $V_{DD}=+3.3$ V, $T_{CASE}=+25$ °C, $F_{RF}=1000$ MHz, $P_{in}=0$ dBm, Serial Mode, $Z_{RF1}=Z_{RF2}=75$ $\Omega$ , unless otherwise noted. EvKit losses are de-embedded. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------|-----|------|-----|-------| | MSB Step Time | $T_{LSB}$ | Start at LE rising edge<br>End ±0.10 dB Pout settling for<br>15.5 dB to 16.0 dB transition | | 500 | | ns | | Maximum spurious level on any RF port <sup>4</sup> | Spur <sub>MAX</sub> | | | -130 | | dBm | | Maximum Switching Rate | $SW_{RATE}$ | | | 25 | | kHz | | DCA Cattling times | | Max to Min Attenuation to settle to within 0.5 dB of final value | | 0.9 | | | | DSA Settling time <sup>5</sup> | τ <sub>SET</sub> | Min to Max Attenuation to settle to within 0.5 dB of final value | | 1.8 | | μS | | Control Interface | SPI <sub>BIT</sub> | | | 6 | | bit | | Serial Clock Speed | SPI <sub>CLK</sub> | | | 10 | 25 | MHz | - Note 1: Items in min/max columns in **bold italics** are Guaranteed by Test. - Note 2: Items in min/max columns that are not bold/italics are Guaranteed by Design Characterization. - Note 3: The input 0.1dB compression point is a linearity figure of merit. Refer to Absolute Maximum Ratings section for the maximum RF input power. - Note 4: Spurious due to on-chip negative voltage generator. Typical generator fundamental frequency is 2.2 MHz. - Note 5: Speeds are measured after SPI programming is completed (data latched with LE = HIGH). #### **PROGRAMMING OPTIONS** F1975 can be programmed using either the parallel or serial interface which is selectable via $V_{\text{MODE}}$ (pin 13). Serial Mode is selected by floating $V_{\text{MODE}}$ or pulling it to a logic high and parallel mode is selected by setting $V_{\text{MODE}}$ to a logic low. # **SERIAL CONTROL MODE** F1975 Serial Mode is selected by floating $V_{\text{MODE}}$ (pin 13) or pulling it to a logic high. The serial interface is a 6-bit shift register and shifts in the MSB (D5) first. When serial programming is used, all the parallel control input pins (1, 15, 16, 17, 19, 20) must be grounded. **Table 1 - 6 Bit SPI Word Sequence** | D5 | Attenuation 16 dB Control Bit | |----|-------------------------------| | D4 | Attenuator 8 dB Control Bit | | D3 | Attenuator 4 dB Control Bit | | D2 | Attenuator 2 dB Control Bit | | D1 | Attenuator 1 dB Control Bit | | D0 | Attenuator 0.5 dB Control Bit | **Table 2 - Truth Table for Serial Control Word** | D5<br>(MSB) | D4 | D3 | D2 | D1 | D0<br>(LSB) | Attenuation (dB) | |-------------|----|----|----|----|-------------|------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0.5 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 0 | 0 | 0 | 1 | 0 | 0 | 2 | | 0 | 0 | 1 | 0 | 0 | 0 | 4 | | 0 | 1 | 0 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 0 | 0 | 0 | 16 | | 1 | 1 | 1 | 1 | 1 | 1 | 31.5 | ## Serial Mode Register Timing Diagram: (Note the Timing Spec Intervals in Blue) The F1975 can be programmed via the serial port on the rising edge of Latch Enable (LE). Refer to Figure 2. Figure 2 - Serial Register Timing Diagram **Note** - When Latch enable is high, the shift register is disabled and DATA is NOT continuously clocked into the shift register which minimizes noise. It is recommended that Latch Enable be left high when the device is not being programmed. | Table 3 - Serial Mo | de Timing | Table | |---------------------|-----------|-------| | | | | | Interval<br>Symbol | Description | Min<br>Spec | Max<br>Spec | Units | |--------------------|---------------------------------------------------------------------------------------------------------|-------------|-------------|-------| | t <sub>mc</sub> | Parallel to Serial Setup Time - From rising edge of $V_{\text{MODE}}$ to rising edge of CLK for D5 | 100 | | ns | | t <sub>ds</sub> | Clock high pulse width | 10 | | ns | | t <sub>cls</sub> | LE Setup Time - From the rising edge of CLK pulse for D0 to LE rising edge minus half the clock period. | 10 | | ns | | $t_{lew}$ | LE pulse width | <i>30</i> | | ns | | t <sub>dsc</sub> | Data Setup Time - From the starting edge of Data bit to rising edge of CLK | 10 | | ns | | T <sub>dht</sub> | Data Hold Time - From rising edge of CLK to falling edge of the Data bit. | 10 | | ns | #### **Serial Mode Default Startup Condition:** When the device is first powered up it will default to the Maximum Attenuation of 31.5 dB independent of the $V_{MODE}$ and parallel pin [D5:D0] conditions. Table 4 - Default Control Word for the Serial Mode | D5<br>(MSB) | D4 | D3 | D2 | D1 | D0<br>(LSB) | Attenuation (dB) | |-------------|----|----|----|----|-------------|------------------| | 1 | 1 | 1 | 1 | 1 | 1 | 31.5 | #### **PARALLEL CONTROL MODE** F1975 For the F1975 the user has the option of running in one of two parallel modes: Direct Parallel Mode or Latched Parallel Mode. #### **Direct Parallel Mode:** Direct Parallel Mode is selected when $V_{MODE}$ (pin 13) is set to a logic low and LE (pin 5) is set to a logic high. In this mode the device will immediately react to any voltage changes to the parallel control pins (1, 15, 16, 17, 19, 20). Use direct parallel mode for the fastest settling time. #### **Direct Parallel Default Startup Condition:** Attenuation value using Direct Parallel Mode is determined by logic condition of the parallel pins (1, 15, 16, 17, 19, 20) at the time of start up. #### **Latched Parallel Mode:** Latched Parallel Mode is selected when $V_{\text{MODE}}$ is set to a logic low and LE (pin 5) is toggled from a logic low to a logic high. To utilize Latched Parallel Mode: - Set LE to a logic low. - Set pins (1, 15, 16, 17, 19, 20) for desired attenuation setting. (While LE is set to a logic low, the attenuation state will not change.) - Toggle LE to a logic high. The device will then transition to the attenuation settings reflected by pins D5 – D0. #### **Latched Parallel Default Startup Condition:** Latched Parallel Mode establishes a default attenuation state when the device is first powered up. The default setting is MAXIMUM Attenuation. Table 5 - Truth Table for the Parallel Pins | D5 | D4 | D3 | D2 | D1 | D0 | Attenuation (dB) | |----|----|----|----|----|----|------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0.5 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 0 | 0 | 0 | 1 | 0 | 0 | 2 | | 0 | 0 | 1 | 0 | 0 | 0 | 4 | | 0 | 1 | 0 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 0 | 0 | 0 | 16 | | 1 | 1 | 1 | 1 | 1 | 1 | 31.5 | **Figure 3 - Latched Parallel Mode Timing Diagram** **Table 6 - Latched Parallel Mode Timing** | Interval<br>Symbol | Description | Min<br>Spec | Max<br>Spec | Units | |--------------------|------------------------------------|-------------|-------------|-------| | $t_{sps}$ | Serial to Parallel Mode Setup Time | 100 | | ns | | t <sub>pdh</sub> | Parallel Data Hold Time | 10 | | ns | | t <sub>pds</sub> | LE minimum pulse width | 10 | | ns | | t <sub>le</sub> | Parallel Data Setup Time | 10 | | ns | # **TYPICAL OPERATING CONDITIONS (TOC)** Unless otherwise noted for the TOC graphs on the following pages, the following conditions apply. - $V_{DD} = +3.30 \text{ V}$ - T<sub>CASE</sub> = +25 °C - F<sub>RF</sub> = 1 GHz - P<sub>IN</sub> = 0 dBm for single tone measurements P<sub>IN</sub> = +10 dBm/tone for multi-tone measurements - Tone Spacing = 50 MHz - EVKit connector and board losses are de-embedded - Measured in a 75 ohm system unless otherwise specified # Typical Operating Conditions (-1-) #### **Insertion Loss vs Frequency** #### RF1 Return Loss vs Frequency (All States) RF2 Return Loss vs Frequency (All States) #### **Insertion Loss vs Attenuation State** **RF1 Return Loss vs Attenuation State** **RF2 Return Loss vs Attenuation State** # Typical Operating Conditions (-2-) ### **Relative Insertion Phase vs Frequency (All States)** # **Worst Case Absolute Accuracy Error** #### **Worst Case Step Accuracy** #### **Relative Insertion Phase vs Attenuation** ## **Accuracy Error vs Attenuation** #### **Step Error vs Attenuation** # Typical Operating Conditions (-3-) ## Compression [Attenuation = 0.0 dB] ## **Input IP3** ### **PACKAGE DRAWING** (4 mm x 4 mm 24-pin TQFN), NCG20 - 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. COPLANARITY SHALL NOT EXCEED 0.06 mm. - 3. WARPAGE SHALL NDT EXCEED 0.10 mm. - 4. REFER JEDEC MO-220. ## **LAND PATTERN DIMENSION** RECOMMENDED LAND PATTERN DIMENSION #### NOTES: - 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. 2. TOP DOWN VIEW. AS VIEWED ON PCB. 3. COMPONENT OUTLINE SHOW FOR REFERENCE IN GREEN. 4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED. 5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT. FOR SURFACE MOUNT DESIGN AND LAND PATTERN. # **PIN DIAGRAM** **TOP View** (looking through the top of the package) <sup>\*</sup> Device is RF Bi-Directional # PIN DESCRIPTION | PIN | NAME | FUNCTION | | |-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | D5 | 16 dB Attenuation Control Bit. Activated by Logic High (see page 8) | | | 2 | RF1 | Device RF input or output (bi-directional). | | | 3 | DATA | Serial interface Data Input | | | 4 | CLK | Serial interface Clock Input | | | 5 | LE | Serial interface Latch Enable Input. Internal pullup (100 kohm) | | | 6 | VDD | Power supply pin | | | 7 | NC | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended) | | | 8 | NC | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended) | | | 9 | NC | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended) | | | 10 | GND | Connect to Ground. This pin is internally connected to the exposed paddle | | | 11 | GND | Connect to Ground. This pin is internally connected to the exposed paddle | | | 12 | NC | No internal connection. These pins can be left unconnected, voltage applied or connected to ground (recommended) | | | 13 | VMODE | Pull high for serial control mode. Ground for parallel control mode. | | | 14 | RF2 | Device RF input or output (bi-directional). | | | 15 | D4 | 8 dB Attenuation Control Bit. Activated by Logic High (see page 8) | | | 16 | D3 | 4 dB Attenuation Control Bit. Activated by Logic High (see page 8) | | | 17 | D2 | 2 dB Attenuation Control Bit. Activated by Logic High (see page 8) | | | 18 | NC | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). | | | 19 | D1 | 1 dB Attenuation Control Bit. Activated by Logic High (see page 8) | | | 20 | D0 | 0.5 dB Attenuation Control Bit. Activated by Logic High (see page 8) | | | EP | Exposed<br>Paddle | Exposed Pad. Internally connected to GND. Solder this exposed pad to a PCB pad that uses multiple ground vias to provide heat transfer out of the device into the PCB ground planes. These multiple ground vias are also required to achieve the specified RF performance. | | ## **EVKIT PICTURE** # **EV**KIT / **APPLICATIONS CIRCUIT** # **EVKIT BOM (REV 1)** | Item # | Part Reference | QTY | DESCRIPTION | Mfr. Part # | Mfr. | |--------|-------------------------------------------------|-----|---------------------------------------------------------------|--------------------|-----------------| | 1 | C1, C11, C15 | 3 | 100nF ±10%, 16V, X7R Ceramic Capacitor (0402) | GRM155R71C104K | MURATA | | 2 | C2, C10 | 2 | 10nF ±5%, 50V, X7R Ceramic Capacitor (0603) | GRM188R71H103J | MURATA | | 3 | C3, C4, C5, C6,<br>C7, C8, C9, C12,<br>C13, C14 | 10 | 100pF ±5%, 50V, C0G Ceramic Capacitor (0402) | GRM1555C1H101J | MURATA | | 4 | R3, R4, R5, R6,<br>R7, R8, R9 | 7 | 100Ω ±1%, 1/10W, Resistor (0402) | ERJ-2RKF1000X | PANASONIC | | 5 | R10-R13,<br>R15-R18,<br>R24-R27 | 12 | 0Ω Resistors (0402) | ERJ-2GE0R00X | PANASONIC | | 6 | R21, R22, R23 | 3 | $3kΩ \pm 1\%$ , 1/10W, Resistor (0402) | ERJ-2RKF3001X | PANASONIC | | 7 | R1 | 1 | 100kΩ ±1%, 1/10W, Resistor (0402) | ERJ-2RKF1003X | PANASONIC | | 8 | R2 | 1 | 267kΩ ±1%, 1/10W, Resistor (0402) | ERJ-2RKF2673X | PANASONIC | | 9 | J2, J3, J5 | 3 | CONN HEADER VERT SGL 2 X 1 POS GOLD | 961102-6404-AR | 3M | | 10 | J11 | 1 | CONN HEADER VERT DBL 4 X 2 POS GOLD | 67997-108HLF | FCI | | 11 | J4 | 1 | CONN HEADER VERT SGL 9 X 1 POS GOLD | 961109-6404-AR | 3M | | 12 | J1, J8 | 2 | Edge Launch SMA (0.250 inch pitch ground, round) 142-0711-821 | | Emerson Johnson | | 13 | J6, J7 | 2 | Edge Launch F TYPE 75 ohm | 222181 | Amphenol | | 14 | U2 | 1 | SWITCH 8 POSITION DIP SWITCH | KAT1108E | E-Switch | | 15 | U1 | 1 | DSA | F1975 | IDT | | 16 | | 1 | Printed Circuit Board | F1975 Evkit Rev 01 | IDT | # **TOP MARKINGS** ## **APPLICATIONS INFORMATION** # F1975 Digital Pin Voltage & Resistance Values (pins not connected) The following table lists the resistance between various pins and ground when no DC power is applied. When the device is powered up with +5 Volts DC, these pins will exhibit a voltage to ground as indicated. | Pin | Name | DC voltage<br>(volts) | Resistance<br>(ohms) | |---------|---------------|-----------------------|------------------------------------------------------| | 13 | $V_{MODE}$ | 2.5 V | 100 kΩ pullup resistor to internally regulated 2.5 V | | 3, 4, 5 | DATA, CLK, LE | 2.5 V | 100 kΩ pullup resistor to internally regulated 2.5 V | # **REVISION HISTORY SHEET** | Rev | Date | Page | Description of Change | | |-----|------------|------|-----------------------|--| | 0 | 2016-01-15 | | Initial Release | | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.idt.com Tech Support www.IDT.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. Copyright ©2016 Integrated Device Technology, Inc.. All rights reserved.